Darmowa dostawa z usługą Inpost oraz Orlen od 299.00 zł
InPost 13.99 Poczta Polska 18.99 Paczkomat 13.99 DPD 25.99 ORLEN Paczka 10.99

Direct Transistor-Level Layout for Digital Blocks

Język AngielskiAngielski
Książka Twarda
Książka Direct Transistor-Level Layout for Digital Blocks Prakash Gopalakrishnan
Kod Libristo: 01418116
Wydawnictwo Springer-Verlag New York Inc., czerwiec 2004
Cell-based design methodologies have dominated layout generation of digital circuits. Unfortunately,... Cały opis
? points 304 b
517.77
Dostępna u dostawcy w małych ilościach Wysyłamy za 13-16 dni
Polska common.delivery_to

30 dni na zwrot towaru


Mogłoby Cię także zainteresować


Nezabiješ Pavel Motejlek / Twarda
common.buy 14.69
Fantóm Vladimír Kikuš / Twarda
common.buy 31.70
SketchUp to LayOut Donley Matt / Miękka
common.buy 199.66
Cambridge English Worldwide Starter workbook Andrew Littlejohn / Miękka
common.buy 39.70
Drug Allergy Brian A. Baldo / Twarda
common.buy 1 101.47
Die neue ungarische Civilprozessordnung. Alexander Schmidt / Miękka
common.buy 284.19
Fundamentals of Adhesion L.H. Lee / Twarda
common.buy 796.26
Local Heroes in the Global Village David B. Audretsch / Miękka
common.buy 517.77
Galaxien Roger J. Tayler / Miękka
common.buy 285.69
Sparrows Denis Summers-Smith / Twarda
common.buy 393.62

Cell-based design methodologies have dominated layout generation of digital circuits. Unfortunately, the growing demands for transparent process portability, increased performance, and low-level device sizing for timing/power are poorly handled in a fixed cell library. Direct Transistor-Level Layout For Digital Blocks proposes a direct transistor-level layout approach for small blocks of custom digital logic as an alternative that better accommodates demands for device-level flexibility. This approach captures essential shape-level optimizations, yet scales easily to netlists with thousands of devices, and incorporates timing optimization during layout. The key idea is early identification of essential diffusion-merged MOS device groups, and their preservation in an uncommitted geometric form until the very end of detailed placement. Roughly speaking, essential groups are extracted early from the transistor-level netlist, placed globally, optimized locally, and then finally committed each to a specific shape-level form while concurrently optimizing for both density and routability. The essential flaw in prior efforts is an over-reliance on geometric assumptions from large-scale cell-based layout algorithms. Individual transistors may seem simple, but they do not pack as gates do. Algorithms that ignore these shape-level issues suffer the consequences when thousands of devices are poorly packed. The approach described in this book can pack devices much more densely than a typical cell-based layout.Direct Transistor-Level Layout For Digital Blocks is a comprehensive reference work on device-level layout optimization, which will be valuable to CAD tool and circuit designers.

Podaruj tę książkę jeszcze dziś
To łatwe
1 Dodaj książkę do koszyka i wybierz „dostarczyć jako prezent” 2 W odpowiedzi wyślemy Ci bon 3 Książka dotrze na adres obdarowanego

Logowanie

Zaloguj się do swojego konta. Nie masz jeszcze konta Libristo? Utwórz je teraz!

 
obowiązkowe
obowiązkowe

Nie masz konta? Zyskaj korzyści konta Libristo!

Dzięki kontu Libristo będziesz mieć wszystko pod kontrolą.

Utwórz konto Libristo